

## ICS8633-01

1-TO-3 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY BUFFER

## GENERAL DESCRIPTION



The ICS8633-01 is a high performance 1-to-3 Differential-to-3.3V LVPECL Zero Delay Buffer and a member of the HiPerClockS<sup>™</sup> family of High Performance Clock Solutions from ICS. The ICS8633-01 has two selectable clock inputs. The

CLKx, nCLKx pairs can accept most standard differential input levels. Utilizing one of the outputs as feedback to the PLL, output frequencies up to 700MHz can be regenerated with zero delay with respect to the input. Dual reference clock inputs support redundant clock or multiple reference applications.

## **F**EATURES

- 3 differential 3.3V LVPECL outputs
- Selectable differential clock inputs
- CLKx, nCLKx pairs can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
- Output frequency range: 31.25MHz to 700MHz
- Input frequency range: 31.25MHz to 700MHz
- VCO range: 250MHz to 700MHz
- External feedback for "zero delay" clock regeneration
- Cycle-to-cycle jitter: 25ps (maximum)
- Output skew: 25ps (typical)
- PLL reference zero delay: 50ps ± 100ps
- · 3.3V operating supply
- 0°C to 70°C ambient operating temperature
- Industrial temperature information available upon request

## **BLOCK DIAGRAM**



## PIN ASSIGNMENT



#### ICS8633-01 28-Lead, 209-MIL SSOP 5.3mm x 10.2mm x 1.75mm body package

F Package Top View

The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice.



ICS8633-01 1-to-3 Differential-to-3.3V LVPECL ZERO DELAY BUFFER

TABLE 1. PIN DESCRIPTIONS

| Number            | Name             | Т      | уре      | Description                                                                                                                                                                                                                                                   |
|-------------------|------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                 | PLL_SEL          | Input  | Pullup   | Selects between the PLL and the reference clock as the input to the dividers. When HIGH, selects PLL. When LOW, selects reference clock. LVCMOS / LVTTL interface levels.                                                                                     |
| 2, 11             | $V_{cc}$         | Power  |          | Core supply pins.                                                                                                                                                                                                                                             |
| 3                 | SEL0             | Input  | Pulldown | Determines output divider values in Table 3. LVCMOS / LVTTL interface levels.                                                                                                                                                                                 |
| 4                 | SEL1             | Input  | Pulldown | Determines output divider values in Table 3. LVCMOS / LVTTL interface levels.                                                                                                                                                                                 |
| 5                 | CLK0             | Input  | Pulldown | Non-inverting differential clock input.                                                                                                                                                                                                                       |
| 6                 | nCLK0            | Input  | Pullup   | Inverting differential clock input.                                                                                                                                                                                                                           |
| 7                 | CLK1             | Input  | Pulldown | Non-inverting differential clock input.                                                                                                                                                                                                                       |
| 8                 | nCLK1            | Input  | Pullup   | Inverting differential clock input.                                                                                                                                                                                                                           |
| 9                 | CLK_SEL          | Input  | Pulldown | Clock select input. When LOW, selects CLK0, nCLK0. When HIGH, selects CLK1, nCLK1. LVCMOS / LVTTL interface levels.                                                                                                                                           |
| 10                | MR               | Input  | Pulldown | Active High Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS / LVTTL interface levels. |
| 12                | nFB_IN           | Input  | Pullup   | Feedback input to phase detector for regenerating clocks with "zero delay".                                                                                                                                                                                   |
| 13                | FB_IN            | Input  | Pulldown | Feedback input to phase detector for regenerating clocks with "zero delay".                                                                                                                                                                                   |
| 14, 15,<br>26, 27 | V <sub>EE</sub>  | Power  |          | Negative supply pins.                                                                                                                                                                                                                                         |
| 16, 17            | nQ0, Q0          | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                            |
| 18, 19,<br>24, 25 | V <sub>cco</sub> | Power  |          | Output supply pins.                                                                                                                                                                                                                                           |
| 20, 21            | nQ1, Q1          | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                            |
| 22, 23            | nQ2, Q2          | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                            |
| 28                | V <sub>CCA</sub> | Power  |          | Analog supply pin.                                                                                                                                                                                                                                            |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

TABLE 2. PIN CHARACTERISTICS

| I ADEL EI I         | III OHAHAOTEHIOHOO      |                 |         |         |         |       |
|---------------------|-------------------------|-----------------|---------|---------|---------|-------|
| Symbol              | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
| C <sub>IN</sub>     | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub> | Input Pullup Resistor   |                 |         | 51      |         | ΚΩ    |
| R                   | Input Pulldown Resistor |                 |         | 51      |         | ΚΩ    |

TABLE 3A. CONTROL INPUT FUNCTION TABLE

| TABLE ON GONTHOL IN OT TONOTION TABLE |      |                                  |                |  |  |
|---------------------------------------|------|----------------------------------|----------------|--|--|
|                                       |      | Outputs                          |                |  |  |
|                                       |      | PLL_SEL = 1                      |                |  |  |
|                                       |      | PLL Enable Mode                  |                |  |  |
| SEL1                                  | SEL0 | Reference Frequency Range (MHz)* | Q0:Q2, nQ0:nQ2 |  |  |
| 0                                     | 0    | 250 - 700                        | ÷ 1            |  |  |
| 0                                     | 1    | 125 - 350                        | ÷ 1            |  |  |
| 1                                     | 0    | 62.5 - 175                       | ÷ 1            |  |  |
| 1                                     | 1    | 31.25 - 87.5                     | ÷ 1            |  |  |

\*NOTE: VCO frequency range for all configurations above is 250MHz to 700MHz.

TABLE 3B. PLL BYPASS FUNCTION TABLE

| Inp  | uts  | Outputs PLL_SEL = 0 PLL Bypass Mode |
|------|------|-------------------------------------|
| SEL1 | SEL0 | Q0:Q2, nQ0:nQ2                      |
| 0    | 0    | ÷ 4                                 |
| 0    | 1    | ÷ 4                                 |
| 1    | 0    | ÷ 4                                 |
| 1    | 1    | ÷ 8                                 |



# ICS8633-01

# 1-TO-3 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY BUFFER

#### ABSOLUTE MAXIMUM RATINGS

Supply Voltage, V<sub>CC</sub> 4.6V

Inputs,  $V_{i}$  -0.5V to  $V_{CC}$  + 0.5V

Outputs, I<sub>o</sub>

Continuous Current 50mA Surge Current 100mA

Package Thermal Impedance,  $\theta_{JA}$  49°C/W (0 Ifpm) Storage Temperature,  $T_{STG}$  -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>cco</sub> | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>EE</sub>  | Power Supply Current  |                 |         |         | 150     | mA    |
| I <sub>CCA</sub> | Analog Supply Current |                 |         |         | 15      | mA    |

Table 4B. LVCMOS/LVTTL DC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol          | Parameter          |                            | Test Conditions                | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|----------------------------|--------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage | Input High Voltage         |                                | 2       |         | V <sub>cc</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |                            |                                | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current | SEL0, SEL1,<br>CLK_SEL, MR | $V_{CC} = V_{IN} = 3.465V$     |         |         | 150                   | μΑ    |
| "'              |                    | PLL_SEL                    | $V_{CC} = V_{IN} = 3.465V$     |         |         | 5                     | μA    |
| I <sub>II</sub> | Input Low Current  | SEL0, SEL1,<br>CLK_SEL, MR | $V_{CC} = 3.465V, V_{IN} = 0V$ | -5      |         |                       | μΑ    |
| i.L             | -                  | PLL_SEL                    | $V_{CC} = 3.465V, V_{IN} = 0V$ | -150    |         |                       | μΑ    |

Table 4C. Differential DC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol           | Parameter                  |                       | Test Conditions                | Minimum               | Typical | Maximum                | Units |
|------------------|----------------------------|-----------------------|--------------------------------|-----------------------|---------|------------------------|-------|
|                  | Input High Current         | CLK0, CLK1, FB_IN     | $V_{CC} = V_{IN} = 3.465V$     |                       |         | 150                    | μA    |
| ¹IH              | Imput riigir Current       | nCLK0, nCLK1, nFB_IN  | $V_{CC} = V_{IN} = 3.465V$     |                       |         | 5                      | μΑ    |
| 1                | Input Low Current          | CLK0, CLK1, FB_IN     | $V_{CC} = 3.465V, V_{IN} = 0V$ | -5                    |         |                        | μA    |
| ¹ <sub>IL</sub>  | Imput Low Current          | nCLK0, nCLK1, nFB_IN  | $V_{CC} = 3.465V, V_{IN} = 0V$ | -150                  |         |                        | μΑ    |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage |                       |                                | 0.15                  |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Inpu           | ut Voltage; NOTE 1, 2 |                                | V <sub>EE</sub> + 0.5 |         | V <sub>cc</sub> - 0.85 | V     |

NOTE 1: For single ended applications, the maximum input voltage for CLK0, nCLK0 and CLK1, nCLK1 is  $V_{\rm CC}$  + 0.3V.

NOTE 2: Common mode voltage is defined as  $V_{\rm IH}$ .



# ICS8633-01

# 1-TO-3 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY BUFFER

## Table 4D. LVPECL DC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cco</sub> - 1.4 |         | V <sub>cco</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cco</sub> - 2.0 |         | V <sub>cco</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 1.0                    | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{cco}$  - 2V.

## Table 5. Input Frequency Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol | Parameter       |              | Test Conditions | Minimum | Typical | Maximum | Units |
|--------|-----------------|--------------|-----------------|---------|---------|---------|-------|
| f      | Input Fraguency | CLK0, nCLK0, | PLL_SEL = 1     | 31.25   |         | 700     | MHz   |
| IN     | Input Frequency | CLK1, nCLK1  | PLL_SEL = 0     |         |         | 700     | MHz   |

### Table 6. AC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol                         | Parameter                              | Test Conditions               | Minimum | Typical | Maximum | Units |
|--------------------------------|----------------------------------------|-------------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>               | Output Frequency                       |                               |         |         | 700     | MHz   |
| t <sub>PD</sub>                | Propagation Delay; NOTE 1              | PLL_SEL = 0V, $f \le 700$ MHz | 2.8     |         | 4.9     | ns    |
| t(Ø)                           | PLL Reference Zero Delay;<br>NOTE 2, 4 | PLL_SEL = 3.3V                | -50     | 50      | 150     | ps    |
| tsk(o)                         | Output Skew; NOTE 3, 4                 |                               |         | 25      |         | ps    |
| tjit(cc)                       | Cycle-to-Cycle Jitter; NOTE 4, 6       |                               |         |         | 25      | ps    |
| tjit(θ)                        | Phase Jitter; NOTE 4, 5, 6             |                               |         |         | ±50     | ps    |
| t_                             | PLL Lock Time                          |                               |         |         | 1       | ms    |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time                  | 20% to 80% @ 50MHz            | 300     | TBD     | 700     | ps    |
| odc                            | Output Duty Cycle                      |                               | 47      | 50      | 53      | %     |

All parameters measured at  $f_{MAX}$  unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as the time difference between the input reference clock and the average feedback input signal when the PLL is locked and the input reference frequency is stable.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 5: Phase jitter is dependent on the input source used.

NOTE 6: Characterized at VCO frequency of 622MHz.

# ICS8633-01

1-TO-3 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY BUFFER

## PARAMETER MEASUREMENT INFORMATION





#### 3.3V OUTPUT LOAD AC TEST CIRCUIT

•

DIFFERENTIAL INPUT LEVEL





tjit(cc) = tcycle n – tcycle n+1 1000 Cycles

#### **OUTPUT SKEW**



### CYCLE-TO-CYCLE JITTER



### OUTPUT RISE/FALL TIME



#### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD



(where  $t(\emptyset)$  is any random sample, and  $t(\emptyset)$  mean is the average of the sampled cycles measured on controlled edges)

#### Phase Jitter & Static Phase Offset

#### PROPAGATION DELAY

8633AF-01



# ICS8633-01

1-TO-3 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY BUFFER

## **APPLICATION INFORMATION**

### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage  $V_REF \simeq V_{cc}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and V $_{\rm CC}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



#### TERMINATION FOR LVPECL OUTPUTS

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive

 $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 2A and 2B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 2A. LVPECL OUTPUT TERMINATION



FIGURE 2B. LVPECL OUTPUT TERMINATION

## ICS8633-01

1-TO-3 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY BUFFER

#### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS8633-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\rm CC}, V_{\rm CCA},$  and  $V_{\rm CCO}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 3 illustrates how a  $10\Omega$  resistor along with a  $10\mu F$  and a  $.01\mu F$  bypass capacitor should be connected to each  $V_{\rm CCA}$  pin.



FIGURE 3. POWER SUPPLY FILTERING

#### DIFFERENTIAL CLOCK INPUT INTERFACE

The CLK/nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both  $V_{\text{SWING}}$  and  $V_{\text{OH}}$  must meet the  $V_{\text{PP}}$  and  $V_{\text{CMR}}$  input requirements. Figures 4A to 4D show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested

here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 4A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



FIGURE 4A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER



FIGURE 4B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 4C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER



FIGURE 4D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER



# ICS8633-01

# 1-TO-3 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY BUFFER

#### **APPLICATION SCHEMATIC EXAMPLE**

Figure 5 shows an example of ICS8633-01 application schematic. The CLK/nCLK input can be driven by several types of differential input levels. In this example, the input is driven by a 3.3V LVPECL driver. For the LVPECL output drivers, a ter-

mination example is shown in this schematic. Additional termination approaches are shown in the LVPECL Termination Application Note.



FIGURE 5. ICS8633-01 LVPECL ZERO DELAY BUFFER SCHEMATIC EXAMPLE



## ICS8633-01

1-TO-3 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY BUFFER

## POWER CONSIDERATIONS

This section provides information on power dissipation and junction temperature for the ICS8633-01. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS8633-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 150mA = 519.75mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 3 \* 30mW = 90mW

Total Power  $_{MAX}$  (3.465V, with all outputs switching) = 519.75mW + 90mW = 609.75mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$  devices is 125 $^{\circ}$ C.

The equation for Tj is as follows: Tj =  $\theta_{IA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{14}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A =$  Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{\rm JA}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 36°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:

 $70^{\circ}\text{C} + 0.610\text{W} * 36^{\circ}\text{C/W} = 91.96^{\circ}\text{C}$ . This is well below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

Table 7. Thermal Resistance  $\theta_{i,a}$  for 28-pin SSOP, Forced Convection

| θ <sub>JA</sub> by Velocity (L              | inear Feet per     | Minute)              |                      |  |
|---------------------------------------------|--------------------|----------------------|----------------------|--|
| Multi-Layer PCB, JEDEC Standard Test Boards | <b>0</b><br>49°C/W | <b>200</b><br>36°C/W | <b>500</b><br>30°C/W |  |

ICS8633-01

1-TO-3 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY BUFFER

#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 6.



To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CC}$  - 2V.

• For logic high, 
$$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$$

$$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$

• For logic low, 
$$V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.7V$$

$$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

$$Pd_{-}H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.2mW$$

$$Pd\_L = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW



ICS8633-01 1-to-3 Differential-to-3.3V LVPECL ZERO DELAY BUFFER

# RELIABILITY INFORMATION

Table 8.  $\theta_{\text{JA}} \text{vs. Air Flow Table for 28 Lead SSOP}$ 

 $\theta_{JA}$  by Velocity (Linear Feet per Minute)

0 200 500 Multi-Layer PCB, JEDEC Standard Test Boards 49°C/W 36°C/W 30°C/W

#### TRANSISTOR COUNT

The transistor count for ICS8633-01 is: 2969

ICS8633-01 1-to-3 Differential-to-3.3V LVPECL Zero Delay Buffer

#### PACKAGE OUTLINE - F SUFFIX FOR 28 LEAD SSOP



TABLE 9. PACKAGE DIMENISIONS

| CVMDOL | Millin     | neters  |  |
|--------|------------|---------|--|
| SYMBOL | Minimum    | Maximum |  |
| N      | 2          | 8       |  |
| А      |            | 2.00    |  |
| A1     | 0.05       |         |  |
| A2     | 1.65       | 1.85    |  |
| b      | 0.22       | 0.38    |  |
| С      | 0.09       | 0.25    |  |
| D      | 9.90       | 10.50   |  |
| E      | 7.40       | 8.20    |  |
| E1     | 5.00       | 5.60    |  |
| е      | 0.65 BASIC |         |  |
| L      | 0.55       | 0.95    |  |
| α      | 0°         | 8°      |  |

Reference Document: JEDEC Publication 95, MO-150



ICS8633-01

1-TO-3 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY BUFFER

#### TABLE 10. ORDERING INFORMATION

| Part/Order Number | Marking      | Package                       | Count       | Temperature |
|-------------------|--------------|-------------------------------|-------------|-------------|
| ICS8633AF-01      | ICS8633AF-01 | 28 Lead SSOP                  | 46 per Tube | 0°C to 70°C |
| ICS8633AF-01T     | ICS8633AF-01 | 28 Lead SSOP on Tape and Reel | 1000        | 0°C to 70°C |

The aforementioned trademark, HiPerClockS™ is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.