**Package Options Include Plastic** Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs

## description

These devices contain four independent 2-input OR gates. They perform the Boolean functions Y = A + B or  $Y = \overline{A} \bullet \overline{B}$  in positive logic.

The SN54F32 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74F32 is characterized for operation from 0°C to 70°C.

**FUNCTION TABLE** (each gate)

| INP | UTS | OUTPUT |
|-----|-----|--------|
| Α   | В   | Y      |
| Н   | Χ   | Н      |
| Х   | Н   | Н      |
| L   | L   | L      |

#### SN54F32...J PACKAGE SN74F32...D OR N PACKAGE (TOP VIEW) $V_{CC}$ 1A 1B 4B 13 1Y 12 4A 2A ∏ 4Y 11 2B 5 10 3B 2Y 3A 9 **GND** 3Y 8

SN54F32 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

## logic symbol†



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages.

### logic diagram, each gate (positive logic)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



1

SDFS044B - MARCH 1987 - REVISED MAY 1999

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                              | 0.5 V to 7 V                  |
|--------------------------------------------------------------------|-------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                   | $-1.2\ V$ to 7 $V$            |
| Input current range                                                | -30 mA to 5 mA                |
| Voltage range applied to any output in the high state              | . $-0.5$ V to V <sub>CC</sub> |
| Current into any output in the low state                           |                               |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | 127°C/W                       |
| N package                                                          | 78°C/W                        |
| Storage temperature range, T <sub>stg</sub>                        | −65°C to 150°C                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input voltage ratings may be exceeded provided the input current ratings are observed.

## recommended operating conditions (see Note 3)

|     |                                | SN54F32 |     | SN74F32 |     |     | UNIT |      |
|-----|--------------------------------|---------|-----|---------|-----|-----|------|------|
|     |                                | MIN     | NOM | MAX     | MIN | NOM | MAX  | UNIT |
| Vcc | Supply voltage                 | 4.5     | 5   | 5.5     | 4.5 | 5   | 5.5  | V    |
| VIH | High-level input voltage       | 2       |     |         | 2   |     |      | V    |
| VIL | Low-level input voltage        |         |     | 0.8     |     |     | 0.8  | V    |
| ΙK  | Input clamp current            |         |     | -18     |     |     | -18  | mA   |
| ЮН  | High-level output current      |         |     | -1      |     |     | -1   | mA   |
| loL | Low-level output current       |         |     | 20      |     |     | 20   | mA   |
| TA  | Operating free-air temperature | -55     |     | 125     | 0   |     | 70   | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                     | R TEST CONDITIONS          |                          | ;   | SN54F32 |      |     | SN74F32 |      |      |
|-------------------------------|----------------------------|--------------------------|-----|---------|------|-----|---------|------|------|
| PARAMETER                     |                            |                          | MIN | TYP‡    | MAX  | MIN | TYP‡    | MAX  | UNIT |
| VIK                           | $V_{CC} = 4.5 \text{ V},$  | $I_{I} = -18 \text{ mA}$ |     |         | -1.2 |     |         | -1.2 | V    |
| Voн                           | $V_{CC} = 4.5 V,$          | $I_{OH} = -1 \text{ mA}$ | 2.5 | 3.4     |      | 2.5 | 3.4     |      | V    |
| VOH                           | $V_{CC} = 4.75 \text{ V},$ | $I_{OH} = -1 \text{ mA}$ |     |         |      | 2.7 |         |      | V    |
| $V_{OL}$                      | $V_{CC} = 4.5 \text{ V},$  | $I_{OL} = 20 \text{ mA}$ |     | 0.3     | 0.5  |     | 0.3     | 0.5  | V    |
| lį                            | $V_{CC} = 5.5 V,$          | V <sub>I</sub> = 7 V     |     |         | 0.1  |     |         | 0.1  | mA   |
| lН                            | $V_{CC} = 5.5 V,$          | V <sub>I</sub> = 2.7 V   |     |         | 20   |     |         | 20   | μΑ   |
| I <sub>IL</sub>               | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 0.5 V   |     |         | -0.6 |     |         | -0.6 | mA   |
| los§                          | V <sub>CC</sub> = 5.5 V,   | VO = 0                   | -60 |         | -150 | -60 |         | -150 | mA   |
| <sup>I</sup> CCH <sup>¶</sup> | V <sub>CC</sub> = 5.5 V    |                          |     | 6.1     | 9.2  |     | 6.1     | 9.2  | mA   |
| ICCL                          | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 0       |     | 10.3    | 15.5 |     | 10.3    | 15.5 | mA   |

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .



<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.

<sup>§</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

 $<sup>\</sup>P$  I<sub>CCH</sub> is measured with one input per gate at 4.5 V and all others grounded.

## SN54F32, SN74F32 QUADRUPLE 2-INPUT POSITIVE-OR GATES

SDFS044B - MARCH 1987 - REVISED MAY 1999

# switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER        | PARAMETER FROM (INPUT) |          |     | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C |     | SN54F32 |     | SN74F32 |     | UNIT |
|------------------|------------------------|----------|-----|-------------------------------------------------|-----|---------|-----|---------|-----|------|
|                  | (INFO1)                | (OUTPUT) | MIN | TYP                                             | MAX | MIN     | MAX | MIN     | MAX |      |
| t <sub>PLH</sub> | A D                    |          | 2.2 | 3.8                                             | 5.6 | 2.2     | 7.5 | 2.2     | 6.6 | 20   |
| tPHL             | A or B                 | Ť        | 2.2 | 3.6                                             | 5.3 | 1.7     | 7.5 | 2.2     | 6.3 | ns   |

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_Q = 50 \Omega$ ,  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns, duty cycle = 50%.
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



## PACKAGE OPTION ADDENDUM



5-Jul-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup>               |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|--------------------------------------------|
| 5962-9758801Q2A  | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | Call TI          | Level-NC-NC-NC                             |
| 5962-9758801QCA  | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                       | Call TI          | Level-NC-NC-NC                             |
| 5962-9758801QDA  | ACTIVE                | CFP             | W                  | 14   | 1              | TBD                       | Call TI          | Level-NC-NC-NC                             |
| SN54F32J         | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                       | Call TI          | Level-NC-NC-NC                             |
| SN74F32D         | ACTIVE                | SOIC            | D                  | 14   | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| SN74F32DG4       | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM                         |
| SN74F32DR        | ACTIVE                | SOIC            | D                  | 14   | 2500           | Pb-Free<br>(RoHS)         | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| SN74F32DRG4      | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM                         |
| SN74F32N         | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | Level-NC-NC-NC                             |
| SN74F32N3        | OBSOLETE              | PDIP            | N                  | 14   |                | TBD                       | Call TI          | Call TI                                    |
| SN74F32NE4       | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | Level-NC-NC-NC                             |
| SN74F32NSR       | ACTIVE                | SO              | NS                 | 14   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM                         |
| SN74F32NSRE4     | ACTIVE                | SO              | NS                 | 14   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM                         |
| SNJ54F32FK       | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | Call TI          | Level-NC-NC-NC                             |
| SNJ54F32J        | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                       | Call TI          | Level-NC-NC-NC                             |
| SNJ54F32W        | ACTIVE                | CFP             | W                  | 14   | 1              | TBD                       | Call TI          | Level-NC-NC-NC                             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

5-Jul-2005

| WWW.u.oom                                              |                                                |                            |                             |                          | 3 Jul 2003    |
|--------------------------------------------------------|------------------------------------------------|----------------------------|-----------------------------|--------------------------|---------------|
| In no event shall TI's liabit to Customer on an annual | ility arising out of such informa<br>Il basis. | tion exceed the total purc | hase price of the TI part(s | ) at issue in this docum | ent sold by T |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |
|                                                        |                                                |                            |                             |                          |               |

### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# W (R-GDFP-F14)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14 and JEDEC MO-092AB



### FK (S-CQCC-N\*\*)

#### **28 TERMINAL SHOWN**

### **LEADLESS CERAMIC CHIP CARRIER**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals are gold plated.
- E. Falls within JEDEC MS-004



# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# D (R-PDSO-G14)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-012 variation AB.



## **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated