- Wide Operating Voltage Range of 2 V to 6 V
- **Outputs Can Drive Up To 10 LSTTL Loads**
- Low Power Consumption, 20-µA Max ICC
- Typical  $t_{pd} = 10 \text{ ns}$

SN54HC86...J OR W PACKAGE SN74HC86...D, N, NS, OR PW PACKAGE (TOP VIEW)



- ±4-mA Output Drive at 5 V
- Low Input Current of 1 µA Max
- **True Logic**



NC - No internal connection

### description/ordering information

These devices contain four independent 2-input exclusive-OR gates. They perform the Boolean function  $Y = A \oplus B$  or  $Y = \overline{AB} + A\overline{B}$  in positive logic.

A common application is as a true/complement element. If one of the inputs is low, the other input is reproduced in true form at the output. If one of the inputs is high, the signal on the other input is reproduced inverted at the output.

#### ORDERING INFORMATION

| TA             | PACKA      | PACKAGE <sup>†</sup> |             | TOP-SIDE<br>MARKING |  |
|----------------|------------|----------------------|-------------|---------------------|--|
|                | PDIP – N   | Tube                 | SN74HC86N   | SN74HC86N           |  |
| -40°C to 85°C  | 0010 D     | Tube                 | SN74HC86D   | HC86                |  |
|                | SOIC - D   | Tape and reel        | SN74HC86DR  |                     |  |
|                | SOP - NS   | Tape and reel        | SN74HC86NSR | HC86                |  |
|                | TSSOP – PW | Tape and reel        | SN74HC86PWR | HC86                |  |
|                | CDIP – J   | Tube                 | SNJ54HC86J  | SNJ54HC86J          |  |
| -55°C to 125°C | CFP – W    | Tube                 | SNJ54HC86W  | SNJ54HC86W          |  |
|                | LCCC - FK  | Tube                 | SNJ54HC86FK | SNJ54HC86FK         |  |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **FUNCTION TABLE** (each gate)

| INP | UTS | OUTPUT |
|-----|-----|--------|
| Α   | В   | Υ      |
| L   | L   | L      |
| L   | Н   | Н      |
| Н   | L   | Н      |
| Н   | Н   | L      |

# exclusive-OR logic

An exclusive-OR gate has many applications, some of which can be represented better by alternative logic symbols.



These are five equivalent exclusive-OR symbols valid for an 'HC86 gate in positive logic; negation may be shown at any two ports.



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub>                              |                 | –0.5 V to 7 V |
|--------------------------------------------------------------------|-----------------|---------------|
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see | ee Note 1)      | ±20 mA        |
| Output clamp current, IOK (VO < 0 or VO > VCO                      | c) (see Note 1) | ±20 mA        |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )         |                 | ±25 mA        |
| Continuous current through V <sub>CC</sub> or GND                  |                 | ±50 mA        |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2)            | : D package     | 86°C/W        |
|                                                                    | N package       | 80°C/W        |
|                                                                    | NS package      |               |
|                                                                    | PW package      |               |
| Storage temperature range, T <sub>stq</sub>                        |                 |               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.



# recommended operating conditions (see Note 3)

|                 |                                 |                         | S    | SN54HC86 |      |      | SN74HC86 |      |      |
|-----------------|---------------------------------|-------------------------|------|----------|------|------|----------|------|------|
|                 |                                 |                         | MIN  | NOM      | MAX  | MIN  | NOM      | MAX  | UNIT |
| VCC             | Supply voltage                  |                         | 2    | 5        | 6    | 2    | 5        | 6    | V    |
|                 |                                 | V <sub>CC</sub> = 2 V   | 1.5  |          |      | 1.5  |          |      |      |
| VIH             | High-level input voltage        | V <sub>CC</sub> = 4.5 V | 3.15 |          |      | 3.15 |          |      | V    |
|                 |                                 | V <sub>CC</sub> = 6 V   | 4.2  |          |      | 4.2  |          |      |      |
|                 | Low-level input voltage         | V <sub>CC</sub> = 2 V   |      |          | 0.5  |      |          | 0.5  | V    |
| ٧ <sub>IL</sub> |                                 | V <sub>CC</sub> = 4.5 V |      |          | 1.35 |      |          | 1.35 |      |
|                 |                                 | VCC = 6 V               |      |          | 1.8  |      |          | 1.8  |      |
| ٧I              | Input voltage                   |                         | 0    |          | VCC  | 0    |          | VCC  | V    |
| ٧o              | Output voltage                  |                         | 0    |          | VCC  | 0    |          | VCC  | V    |
|                 | Input transition rise/fall time | V <sub>CC</sub> = 2 V   |      |          | 1000 |      |          | 1000 |      |
| Δt/Δν           |                                 | V <sub>CC</sub> = 4.5 V |      |          | 500  |      |          | 500  | ns   |
|                 |                                 | V <sub>CC</sub> = 6 V   |      |          | 400  |      |          | 400  |      |
| TA              | Operating free-air temperature  |                         | -55  |          | 125  | -40  |          | 85   | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                |                            |                                                        |            | T <sub>A</sub> = 25°C |       |      | SN54HC86 |       | SN74HC86 |       |      |
|----------------|----------------------------|--------------------------------------------------------|------------|-----------------------|-------|------|----------|-------|----------|-------|------|
| PARAMETER      | TEST CO                    | NDITIONS                                               | vcc        | MIN                   | TYP   | MAX  | MIN      | MAX   | MIN      | MAX   | UNIT |
|                |                            |                                                        | 2 V        | 1.9                   | 1.998 |      | 1.9      |       | 1.9      |       |      |
|                |                            | $I_{OH} = -20  \mu A$                                  | 4.5 V      | 4.4                   | 4.499 |      | 4.4      |       | 4.4      |       |      |
| ∨он            | VI = VIH or VIL            |                                                        | 6 V        | 5.9                   | 5.999 |      | 5.9      |       | 5.9      |       | V    |
|                |                            | $I_{OH} = -4 \text{ mA}$<br>$I_{OH} = -5.2 \text{ mA}$ | 4.5 V      | 3.98                  | 4.3   |      | 3.7      |       | 3.84     |       |      |
|                |                            |                                                        | 6 V        | 5.48                  | 5.8   |      | 5.2      |       | 5.34     |       |      |
|                |                            |                                                        | 2 V        |                       | 0.002 | 0.1  |          | 0.1   |          | 0.1   |      |
|                |                            | $I_{OL} = 20 \mu A$                                    | 4.5 V      |                       | 0.001 | 0.1  |          | 0.1   |          | 0.1   |      |
| $v_{OL}$       | $V_I = V_{IH}$ or $V_{IL}$ |                                                        | 6 V        |                       | 0.001 | 0.1  |          | 0.1   |          | 0.1   | V    |
|                |                            | $I_{OL} = 4 \text{ mA}$                                | 4.5 V      |                       | 0.17  | 0.26 |          | 0.4   |          | 0.33  |      |
|                |                            | $I_{OL} = 5.2 \text{ mA}$                              | 6 V        |                       | 0.15  | 0.26 |          | 0.4   |          | 0.33  |      |
| lį             | VI = VCC or 0              |                                                        | 6 V        |                       | ±0.1  | ±100 |          | ±1000 |          | ±1000 | nA   |
| ICC            | $V_I = V_{CC}$ or 0,       | IO = 0                                                 | 6 V        |                       |       | 2    |          | 40    |          | 20    | μΑ   |
| C <sub>i</sub> |                            | _                                                      | 2 V to 6 V |                       | 3     | 10   |          | 10    |          | 10    | pF   |

SCLS100D - DECEMBER 1982 - REVISED DECEMBER 2002

# switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1)

| 242445752       | FROM               | FROM TO  |       | T   | λ = 25°C | ;   | SN54l | HC86 | SN74F | HC86 |      |
|-----------------|--------------------|----------|-------|-----|----------|-----|-------|------|-------|------|------|
| PARAMETER       | (INPUT)            | (OUTPUT) | vcc   | MIN | TYP      | MAX | MIN   | MAX  | MIN   | MAX  | UNIT |
|                 |                    | Y        | 2 V   |     | 40       | 100 |       | 150  |       | 125  |      |
| t <sub>pd</sub> | A or B Y 4.5 V 6 V |          | 4.5 V |     | 12       | 20  |       | 30   |       | 25   | ns   |
| ·               |                    |          | 10    | 17  |          | 25  |       | 21   |       |      |      |
|                 | t <sub>t</sub> Y   | 2 V      |       | 28  | 75       |     | 110   |      | 95    |      |      |
| t <sub>t</sub>  |                    | Υ        | 4.5 V |     | 8        | 15  |       | 22   |       | 19   | ns   |
|                 |                    |          | 6 V   |     | 6        | 13  |       | 19   |       | 16   |      |

# operating characteristics, T<sub>A</sub> = 25°C

|                 | PARAMETER                              | TEST CONDITIONS | TYP | UNIT |
|-----------------|----------------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance per gate | No load         | 35  | pF   |

#### PARAMETER MEASUREMENT INFORMATION ٧cc From Output Test Input 50% 50% **Under Test Point** $C_L = 50 pF$ tPLH -<sup>t</sup>PHL (see Note A) ۷он In-Phase 90% 50% Output **LOAD CIRCUIT tPHL** $v_{CC}$ 90% Input 50% 90% **Out-of-Phase** 50% Output **VOLTAGE WAVEFORM VOLTAGE WAVEFORMS INPUT RISE AND FALL TIMES** PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

- NOTES: A.  $C_L$  includes probe and test-fixture capacitance.
  - B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub> = 6 ns, t<sub>f</sub> = 6 ns.
  - C. The outputs are measured one at a time with one input transition per measurement.
  - D. tpLH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms



### J (R-GDIP-T\*\*)

#### 14 LEADS SHOWN

### **CERAMIC DUAL-IN-LINE**



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, and GDIP1-T20





- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within MIL STD 1835 GDFP1-F14 and JEDEC MO-092AB

#### FK (S-CQCC-N\*\*)

#### **28 TERMINAL SHOWN**

#### **LEADLESS CERAMIC CHIP CARRIER**



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a metal lid.
  - D. The terminals are gold plated.
  - E. Falls within JEDEC MS-004



### N (R-PDIP-T\*\*)

#### **16 PINS SHOWN**

### PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Falls within JEDEC MS-001, except 18 and 20 pin minimum body Irngth (Dim A).

The 20 pin end lead shoulder width is a vendor option, either half or full width.

### D (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

#### **8 PINS SHOWN**



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012

# NS (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE PACKAGE

#### 14 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

# PW (R-PDSO-G\*\*)

#### 14 PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated