# RD-19230

# 16-BIT MONOLITHIC TRACKING RESOLVER-TO-DIGITAL CONVERTER



# **DESCRIPTION**

The RD-19230 is a small and versatile, low cost, state-of-the-art 16-bit monolithic Resolver-to-Digital Converter. This single chip converter offers programmable features such as resolution, bandwidth, velocity output scaling and encoder emulation.

Resolution programming allows selection of 10, 12, 14, or 16 bit, with accuracies to 2.3 min. The parallel digital data and the internal encoder emulation signals (A QUAD B) have independent resolution control. Internal encoder emulation will permit inhibiting (freezing) the parallel digital data without interrupting the A and B outputs.

The internal Synthesized Reference section eliminates errors due to quadrature voltage and ensures operation with a rotor-to-stator phase shift of up to 45 degrees. The velocity output (VEL) can be used in place of a tachometer. It has a range of ±4 V relative to analog ground. The velocity scale factor/tracking rate is programmed with a single resistor. This converter provides the option of using a second set of filter components which can be used in dual bandwidth or switch on the fly applications.

# **APPLICATIONS**

With its low cost, small size, high accuracy, and versatile performance, the RD-19230 converter is ideal for use in modern high performance industrial control systems. It is ideal for users who wish to use a resolver input in their encoder based system. Typical applications include motor control, machine tool control, robotics, and process control.



Data Device Corporation 105 Wilbur Place Bohemia, New York 11716 631-567-5600 Fax: 631-567-7358 www.ddc-web.com



# **FEATURES**

- Accuracy up to 2.3 Arc Minutes
- Internal Synthesized Reference
- +5 Volt Only Option
- Programmable Resolution, Dual Bandwidth and Tracking Rate
- Internal Encoder Emulation with Independent Resolution Control
- Differential Resolver Input Mode
- Velocity Output Eliminates Tachometer
- Built-In-Test (BIT) Output, No 180° Hangup
- -40° to +85°C Operating Temperature

FOR MORE INFORMATION CONTACT:

Technical Support: 1-800-DDC-5757 ext. 7382





FIGURE 1. RD-19230 SERIES BLOCK DIAGRAM

# **TABLE 1. RD-19230 SPECIFICATIONS**

These specs apply over the rated power supply, temperature, and reference frequency ranges; 10% signal amplitude variation, and 10% harmonic distortion.

| harmonic distortion.                    | LINUT    | MALLIE                                              |
|-----------------------------------------|----------|-----------------------------------------------------|
| PARAMETER                               | UNIT     |                                                     |
| RESOLUTION                              | Bits     | 10, 12, 14, or 16 (note 1 & 2)                      |
| CARRIER FREQUENCY                       |          | 4= 41 (Nore 4) 41 41 41                             |
| RANGE                                   | Hz       | 47-1k <sup>(NOTE 4)</sup> 1k - 4k 4k - 10k          |
| ACCURACY -XX2                           | Min      | 4 +1 LSB 4 +1 LSB 5 +1 LSB                          |
| <b>-XX3</b> (NOTE 3)                    | Min      | 2 +1 LSB 2 +1 LSB 3 +1 LSB                          |
| REPEATABILITY                           | LSB      | ±1 ±1 ±2                                            |
| DIFFERENTIAL LINEARITY                  | LSB      | ±1 ±1 ±2                                            |
| REFERENCE                               |          | (+REF, -REF)                                        |
| Type                                    | ,,       | Differential                                        |
| Voltage: differential                   | Vp-p     | ±10 max. (1 min.)                                   |
| single ended overload                   | Vp<br>Vp | ±5 max. (0.5 min)<br>±25 continuous; ±100 transient |
| Frequency                               | Hz       | DC to 10k                                           |
| Input Impedance                         | Ω        | 10M min.    20 pf                                   |
| Common Mode Range                       | Vp       | 3                                                   |
| SYNTHESIZED REFERENCE                   | F        | (note 5)                                            |
| ±Sig/Ref Phase Shift Correction         | deg      | 45 max. from 400 Hz to 10kHz                        |
| SIGNAL INPUT                            | uey      | (+S, -S, SIN, +C, -C, COS)                          |
| Type                                    |          | Resolver, differential,                             |
| Type                                    |          | groundbased                                         |
| Voltage: operating                      | Vrms     | •                                                   |
| overload                                | VIIIIS   | ±25 continuous                                      |
| Input impedance                         | Ω        | 10M min    10 pF.                                   |
| DIGITAL INPUTS                          |          |                                                     |
| TTL / CMOS COMPATIBLE                   |          | Logic 0 = 0.8 V max.                                |
| INPUTS                                  |          | Logic 1 = 2.0 V min.                                |
|                                         |          | Loading = 10 µA max P.U. cur-                       |
|                                         |          | rent source to +5 V    5 pF max.                    |
|                                         |          | CMOS transient protected                            |
| Inhibit (INH)                           |          | Logic 0 inhibits; Data stable                       |
| minor (man)                             |          | within 150 ns                                       |
| _                                       |          |                                                     |
| Enable Bits 1 to 8 (EM)                 |          | Logic 0 enables; Data stable                        |
| Facility D'to 0 to 40 ( <del>FL</del> ) |          | within 150 ns                                       |
| Enable Bits 9 to 16 (EL)                |          | Logic 1 = High Impedance; Data                      |
|                                         |          | High Z within 100 ns (Note 8)                       |
| Resolution and Mode                     |          | Mode D1 D0 Resolution                               |
| Control (D1 & D0)                       |          | Resolver 0 0 10 bits                                |
| (See notes 1 & 2)                       |          | 0 1 12 bits                                         |
|                                         |          | 1 0 14 bits                                         |
|                                         |          | 1 1 16 bits                                         |
|                                         |          | LVDT -5V 0 8 bits                                   |
|                                         |          | 0 -5V 10 bits                                       |
|                                         |          | 1 -5V 12 bits<br>-5V -5V 14 bits                    |
| ZIP_EN                                  |          | -5V -5V 14 bits<br>Logic 0 enables ZIP              |
|                                         |          | Logic 1 enables CB                                  |
|                                         |          |                                                     |
| CMOS Compatible Inputs                  |          | Logic 0 = 1.5 V max.                                |
|                                         |          | Logic 1 = 3.5 V min.                                |
|                                         |          | negative voltage = -3.5 V min.                      |
| SHIFT                                   |          | Logic 1 select VEL1 components                      |
|                                         |          | Logic 0 select VEL2 components                      |
| UP/DN                                   |          | Logic 1 will increase gain by 4                     |
|                                         |          | Logic 0 will decrease gain by 4                     |
|                                         |          | -5 V gain remains constant                          |
|                                         |          | gam romanio conciant                                |
| A QUAD B                                |          | Logic 0 enables encoder emulation                   |
|                                         |          | Falling edge latches encoder                        |
|                                         |          | resolution                                          |
|                                         |          | •                                                   |

# TABLE 1. RD-19230 SPECIFICATIONS (CONTINUED)

These specs apply over the rated power supply, temperature, and reference frequency ranges; 10% signal amplitude variation, and 10% harmonic distortion.

| harmonic distortion.       | <b>ի.</b>          |                                                               |              |            |                  |  |
|----------------------------|--------------------|---------------------------------------------------------------|--------------|------------|------------------|--|
| PARAMETER                  | UNIT               | VALUE                                                         |              |            |                  |  |
| DIGITAL OUTPUTS            |                    |                                                               |              |            |                  |  |
| Drive Capability           |                    | 50 pF+                                                        |              |            |                  |  |
|                            |                    | Logic 0                                                       | : 1 TTL      | load, 1.   | 6 mA             |  |
|                            |                    |                                                               | at 0.4       | V max.     |                  |  |
|                            |                    | Logic 1                                                       | ; 10 TT      | L loads,   | -0.4             |  |
|                            |                    |                                                               | mA at        | 2.8 V m    | nin.             |  |
|                            |                    | Logic 0                                                       | ; 100 m      | V max.     | driving          |  |
|                            |                    |                                                               | CMOS         |            | · ·              |  |
|                            |                    | Logic 1                                                       | ; +5 V s     | supply m   | ninus            |  |
|                            |                    |                                                               | 100 m        | V min.     | driving          |  |
|                            |                    |                                                               | CMOS         | S High Z   | <u>'</u> ; 10 μA |  |
|                            |                    |                                                               | 5 pF         | max. (I    | Note 8)          |  |
|                            |                    |                                                               |              |            |                  |  |
| Parallel Data (1-16)       |                    | 10, 12,                                                       | 14, or       | 16 paral   | lel              |  |
|                            |                    | lines; n                                                      | atural b     | inary ar   | ngle             |  |
|                            |                    | positive                                                      | logic (      | see note   | e 2)             |  |
|                            |                    |                                                               |              |            |                  |  |
| Converter Busy (CB)        |                    |                                                               |              | s positiv  |                  |  |
|                            |                    |                                                               |              | nitiates ( |                  |  |
|                            |                    |                                                               |              | nctions    |                  |  |
|                            |                    |                                                               |              |            | or NC)           |  |
|                            |                    | Logic 1                                                       | at all 0     | )'s        |                  |  |
|                            |                    |                                                               |              |            |                  |  |
| Zero Index Pulse (ZIP)     |                    | (ZIP_EN pin tied to GND)                                      |              |            |                  |  |
|                            |                    | Logic 0 for BIT condition.                                    |              |            |                  |  |
| Duilt la Taat (DIT)        |                    | Th - DI                                                       | <del>-</del> |            |                  |  |
| Built-In-Test (BIT)        |                    | The BIT error is triggered if any of the following condition: |              |            |                  |  |
|                            |                    | ,                                                             |              | _          |                  |  |
|                            |                    |                                                               |              | SB's of    |                  |  |
|                            |                    | Loss of Signal (LOS), or Loss                                 |              |            |                  |  |
|                            |                    | of Reference (LOR) is less<br>than 500 mVp, or a false null   |              |            |                  |  |
|                            |                    | occurs when the phase detec                                   |              |            |                  |  |
|                            |                    |                                                               |              |            |                  |  |
|                            |                    | circuitry causes a BIT and                                    |              |            |                  |  |
|                            |                    | corrects the error                                            |              |            |                  |  |
| A, B                       |                    | Increm                                                        | ental Fr     | ncoder (   | Dutnut           |  |
| •                          |                    | morem                                                         | ontar Er     | 100001     | Juipui           |  |
| DYNAMIC CHARACTERISTICS    |                    | (at m                                                         | aximun       | n bandw    | ridth)           |  |
| Resolution                 | bits               | 10                                                            | 12           | 14         | 16               |  |
| Tracking Rate (min)        | rps                | 1152                                                          | 288          | 72         | 18               |  |
| Bandwidth (Closed Loop)    | Hz                 | 1200                                                          | 1200         | 600        | 300              |  |
| Ka                         | 1/sec <sup>2</sup> | 5.7M                                                          | 5.7M         | 1.4M       | 360k             |  |
| A1                         | 1/sec              | 19.5                                                          | 19.5         | 4.9        | 1.2              |  |
| A1<br>A2                   | 1/sec              | 295k                                                          | 295k         | 295k       | 295k             |  |
| A                          | 1/sec              | 2400                                                          | 2400         | 1200       | 600              |  |
| B                          | 1/sec              | 1200                                                          | 1200         | 600        | 300              |  |
| Acceleration (1 LSB lag)   | deg/s <sup>2</sup> | 2M                                                            | 500k         | 30k        | 2k               |  |
| Settling Time (179° step)  | msec               | 2                                                             | 8            | 20         | 50               |  |
| VELOCITY                   | <b></b>            | <del>-</del>                                                  |              |            |                  |  |
| CHARACTERISTICS            |                    |                                                               |              |            |                  |  |
| Polarity                   |                    | Positive for increasing angle                                 |              |            |                  |  |
| Voltage Range (Full Scale) | V                  | ±4 (at nominal power supply)                                  |              |            |                  |  |
| Scale Factor Error         | %                  | 10 typ   20 max                                               |              |            |                  |  |
| Scale Factor TC            | PPM/°C             | 100 typ 200 max                                               |              |            |                  |  |
| Reversal Error             | %                  | 0.75 typ 1.3 max                                              |              |            | max              |  |
| Linearity                  | %                  | 0.75 typ   1.5 max   0.25 typ   0.50 max                      |              |            |                  |  |
| Zero Offset                | mV                 |                                                               | typ          |            | max              |  |
| Zero Offset TC             | μV/°C              |                                                               | typ          | 30 :       | max              |  |
| Load                       | kΩ                 |                                                               |              | 8 :        | max              |  |
|                            | •                  |                                                               |              |            |                  |  |

## TABLE 1. RD-19230 SPECIFICATIONS (CONTINUED)

These specs apply over the rated power supply, temperature, and reference frequency ranges; 10% signal amplitude variation, and 10% harmonic distortion.

| PARAMETER                   | UNIT   | VALUE                      |
|-----------------------------|--------|----------------------------|
| POWER SUPPLIES              |        | (note 6)                   |
| Nominal Voltage             | V      | +5 (VDD) -5 (VSS)          |
| Voltage Range               | %      | ±5 ±5                      |
| Max Volt. w/o Damage        | V      | +7 -7                      |
| Current                     | mA     | 25 max. (each), 17 typ.*   |
|                             |        | (* Typical current is when |
|                             |        | a 30K resistor is used for |
|                             |        | the current set.)          |
| TEMPERATURE RANGE           |        |                            |
| Operating                   |        |                            |
| -30X                        | °C     | 0 to +70                   |
| -20X                        | °C     | -40 to +85                 |
| Storage                     | °C     | -65 to +150                |
| Junction-to-Case            | °C/W   | 20                         |
| Junction-to-Ambient         | °C/W   | 50                         |
| Junction Temp Max           | °C     | 150                        |
| PHYSICAL                    |        |                            |
| CHARACTERISTICS             |        |                            |
| Size: 64-pin Quad Flat Pack | in(mm) | 0.52 x 0.52 (13.2 x 13.2)  |
| WEIGHT                      |        |                            |
|                             | oz(g)  | 0.018 ( 0.5 )              |

#### TABLE 1 notes:

- 1. As parallel resolution is reduced, pairs of bits are disabled.
  - (Unused bits are set to a logic "0.")
  - 14 bit resolution: 15/16 disabled
  - 12 bit resolution: 13/14, 15/16 disabled
  - 10 bit resolution: 11/12, 13/14, 15/16 disabled
- 2. In LVDT mode, Bit 3 is the MSB and resolution is programmable to 8, 10, 12, and 14 bits.
- 3. Accuracy in LVDT mode is 0.15% + 1 LSB of full scale.
- 4. In the frequency range of 47Hz to 1kHz, there will be 1 LSB of jitter at quadrant boundaries.
- The maximum phase shift tolerance will degrade linearly from 45 degrees at 400 Hz to 30 degrees at 60 Hz.
- 6. When using the -5V inverter, the  $V_{DD}$  supply current will double and  $V_{SSP}$  can be up to 20% low, or -4V.
- 7. || = in parallel with.
- 8. High Z refers to parallel data only.
- Normal ESD (Electro Static Device) handling precautions should be observed.
- 10. Any unused pins may be left floating (unconnected).

#### THEORY OF OPERATION

The RD-19230 is a mixed signal CMOS IC containing analog input and digital output sections. Precision analog circuitry is merged with digital logic to form a complete high-performance tracking resolver-to-digital converter. For user flexibility and convenience, the converter bandwidth, dynamics, and velocity scaling are externally set with passive components.

FIGURE 1 is the RD-19230 Functional Block Diagram. The analog conversion electronics require  $\pm 5$  VDC power supplies, and the converter contains a charge pump to provide the user with the option of a single-ended +5 VDC supply. The converter frontend consists of differential sine and cosine input amplifiers which are protected up to  $\pm 25$  V with 2 k $\Omega$  resistors and diode clamps to the  $\pm 5$  VDC supplies. By performing the following trigonometric identity, SIN $\theta(COS\varphi)$  -  $COS\theta(SIN\varphi)$  = SIN $(\theta-\varphi)$ , the Control Transformer (CT) compares the analog input signals ( $\theta$ ) with the digital output ( $\varphi$ ), resulting in an error signal proportional to the sin of the angular difference. The CT uses a combination of amplifiers, switches, logic and capacitors in precision ratios to perform the calculation.

Note: The error output of the CT is normally sinusoidal, but in LVDT mode, it is triangular (linear) and can be used to convert any linear transducer output.

The converter accuracy is limited by the precision of the computing elements in the CT. Instead of a traditional precision resistor network, this converter uses capacitors with precisely controlled ratios. Sampling techniques are used to eliminate errors due to voltage drift and op-amp offsets.

The error processing is performed using the industry standard technique for Type II tracking converters. The DC error is integrated yielding a velocity voltage which in turn drives a voltage controlled oscillator (VCO). This VCO is an incremental integrator (constant voltage input to position rate output) which, together with the velocity integrator, forms a Type II servo feedback loop. A lead in the frequency response is introduced to stabilize the loop and another lag at higher frequency is introduced to reduce the gain and ripple at the carrier frequency and above. The settings of the various error processor gains and break frequencies are done with external resistors and capacitors so that the converter loop dynamics can be easily controlled by the user.

# TRANSFER FUNCTION AND BODE PLOT

The dynamic performance of the converter can be determined from its Transfer Function Block Diagrams and Bode Plots (open and closed loop). These are shown in FIGURES 2, 3, and 4.

The open loop transfer function is as follows:

Open Loop Transfer Function = 
$$\frac{A^2 \left(\frac{S}{B} + 1\right)}{S^2 \left(\frac{S}{10B} + 1\right)}$$

where A is the gain coefficient and  $A^2=A_1A_2$  and B is the frequency of lead compensation.

The components of gain coefficient are error gradient, integrator gain, and VCO gain. These can be broken down as follows:

- Error Gradient = 0.011 volts per LSB (CT + Error Amp + Demod with 2 Vrms input)
- Integrator Gain =  $\frac{\text{Cs Fs}}{1.1 \text{ C}_{\text{BW}}}$  volts per second per volt
- VCO Gain =  $\frac{1}{1.25 \text{ RV CVCO}}$  LSBs per second per volt

where: Cs = 10 pF Fs = 67 kHz when  $R \text{ CLK} = 30 \text{ k}\Omega$ Cvco = 50 pF

 $R_{V},\,R_{B},\,\text{and}\,\,C_{BW}$  are selected by the user to set velocity scaling and bandwidth.



FIGURE 2. TRANSFER FUNCTION BLOCK DIAGRAM #1



FIGURE 3. TRANSFER FUNCTION BLOCK DIAGRAM #2



FIGURE 4. BODE PLOTS

## **GENERAL SETUP CONDITIONS**

DDC has external component selection software which considers all the criteria below. In a simple fashion, it asks the key system parameters (carrier frequency, resolution, bandwidth, and tracking rate) needed to derive the external component values.

The following recommendations should be considered when installing the RD-19230 R/D converter:

1) In setting the bandwidth (BW) and Tracking Rate (TR) (selecting five external components), the system requirements need to be considered. For the greatest noise immunity, select the minimum BW and TR the system will allow. Selecting a f<sub>BW</sub> that is too low relative to the maximum application tracking rate can create a spin-around condition in which the converter never settles. The relationship to insure against this condition is detailed in TABLE 2.

| TABLE 2. TRACKING / BW RELATIONSHIP |            |  |  |  |  |
|-------------------------------------|------------|--|--|--|--|
| RPS (MAX)/BW                        | RESOLUTION |  |  |  |  |
| 1                                   | 10         |  |  |  |  |
| 0.50                                | 12         |  |  |  |  |
| 0.25                                | 14         |  |  |  |  |
| 0.125                               | 16         |  |  |  |  |

- 2) Power supplies are  $\pm 5$  VDC. For lowest noise performance it is recommended that a 0.1  $\mu F$  or larger cap be connected from each supply to ground near the converter package.
- 3) Resolver inputs and velocity output are referenced to AGND. This pin should be connected to GND near the converter package. Digital currents flowing through ground will not disturb the analog signals.
- 4) This device has several high impedance amplifier inputs (+C, -C, +S, -S, -VCO, VEL SJ1, and VEL SJ2) that are sensitive to noise coupling. External components should be connected as close to the converter as possible.



FIGURE 5. -5V INVERTER CONNECTIONS

\* Pin 16 has been renamed Vss since it will typically be connected to -5 VDC. Applications requiring a differential front-end configuration <u>must</u> connect this pin to Vss. Voltage follower mode can be implemented with pin 16 tied to Vss by making external connections between the output of the sin/cos amplifiers and their respective inputs. When left unconnected, the RD-19230 will internally configure the front-end amplifiers in voltage follower mode.

- 5) Setup of bandwidth and velocity scaling for the optimized critically damped case should proceed as follows:
- Select the desired f BW (closed loop) based on overall system dynamics.
- · Select f carrier ≥ 3.5f BW
- Select the applications tracking rate (in accordance with TABLE 3), and use appropriate values for R SET and R CLK

$$\cdot \text{ Compute Rv} = \frac{\text{Full Scale Velocity Voltage}}{\text{Tracking Rate (rps) x 2 }^{\text{resolution}} \text{ x 50 pF x 1.25 V}}$$

· Compute CBW (pF) = 
$$\frac{3.2 \text{ x Fs (Hz) x } 10^8}{\text{Rv x (f BW)}^2}$$

· Where Fs = 67 kHz for R CLK = 30 K
$$\Omega$$
  
100 kHz for R CLK = 20 K $\Omega$   
125 kHz for R CLK = 15 K $\Omega$ 

- Compute RB = 
$$\frac{0.9}{\text{CBW x f BW}}$$

- Compute 
$$\frac{CBW}{10}$$

As an example:

Calculate component values for a 16-bit converter with 100Hz bandwidth, a tracking rate of 10 RPS and a full scale velocity of 4 Volts.

- Rv = 
$$\frac{4 \text{ V}}{10 \text{ rps x } 2^{16} \text{ x } 50 \text{ pF x } 1.25 \text{ V}}$$
 = 97655 Ω

- Compute CBW (pF) = 
$$\frac{3.2 \times 67 \text{ kHz} \times 10^8}{97655 \times 100 \text{ Hz}^2} = 21955 \text{ pF}$$

- Compute RB = 
$$\frac{0.9}{21955 \times 10^{-12} \times 100 \text{ Hz}}$$
 = 410 k $\Omega$ 

6) Using the -5V Inverter will eliminate the need for a -5 V supply. Refer to FIGURE 5 for the necessary connections.

When using the built-in -5 V inverter, the maximum tracking rate should be scaled for a full-scale velocity output of 3.5 V max.

#### Notes:

- Use of the -5 V inverter is not recommended for applications that require the highest BW and Tracking Rates.
- When using the RD-19230FX with the -5V inverter, the negative velocity output voltage should be limited to -3.5 Volts. When performing tracking rate calculations this must be taken into consideration.

# HIGHER TRACKING RATES AND CARRIER FREQUENCIES

Maximum tracking rate is limited by the velocity voltage saturation (nominally 4 V) and the maximum internal clock rate (nominally 1,333,333 Hz for R CLK = 30k). To achieve higher tracking rates, a higher internal counting rate must be programmed by setting RCLK to a value less than 30k. See TABLE 4 for the appropriate values.

The Rv resistor and an internal 50pF capacitor are configured as an integrating circuit that resets to zero after a count occurs in either direction. This circuit acts as a VCO with velocity as its input and CB as its output. The Rv resistor and an internal 50pF capacitor determine the maximum rate of the VCO. Rv must be chosen such that the maximum rate of the VCO is less than the maximum internal clock rate. Choose the tracking rate in accordance with TABLE 3 to insure this relationship. The rates shown in TABLE 3 are based on ~90% of the nominal internal clock rate.

| TABLE 3. MAX TRACKING RATE (MIN) IN RPS |     |      |     |     |    |  |  |
|-----------------------------------------|-----|------|-----|-----|----|--|--|
| R SET R CLK RESOLUTION                  |     |      |     |     |    |  |  |
| (Ω)                                     | (Ω) | 10   | 12  | 14  | 16 |  |  |
| 30k** or open                           | 30k | 1152 | 288 | 72  | 18 |  |  |
| 23k                                     | 20k | 1728 | 432 | 108 | 27 |  |  |
| 23k                                     | 15k | 2304 | 576 | *   | *  |  |  |

<sup>\*</sup> Not recommended.

| TABLE 4. CARRIER FREQUENCY (MAX) IN KHZ |                        |    |    |    |    |  |  |
|-----------------------------------------|------------------------|----|----|----|----|--|--|
| R SET                                   | R SET R CLK RESOLUTION |    |    |    |    |  |  |
| (Ω)                                     | (Ω)                    | 10 | 12 | 14 | 16 |  |  |
| 30k** or open                           | 30k                    | 10 | 10 | 7  | 5  |  |  |
| 23k                                     | 30k                    | 10 | 10 | 10 | 7  |  |  |
| 23k                                     | 20k                    | 10 | 10 | 10 | 10 |  |  |
| 2214                                    | 4.E.L.                 | 10 | 10 | *  | *  |  |  |

<sup>\*</sup> Not recommended.

The relationship between the velocity voltage and the VCO rate is given by:

$$\frac{\text{Velocity Voltage}}{\text{VCO Frequency}} = \frac{1}{(\text{Rv x 50 pF x 1.25})}$$

# INPUT CONFIGURATION

The converter input can be configured using either transformers or thin film networks per the following tables and figures.

Signal input configuration using 0.02% tol thin film networks add 1 LSB of additional error to accuracy.

Signal input configuration using transformers adds 1 min of additional error to accuracy.

## **INPUT TRANSFORMERS**

Refer to TABLE 5 to select the proper transformer for Reference, Synchro and Resolver inputs.

|       | TABLE 5. TRANSFORMERS |                 |            |              |                      |             |            |             |                  |
|-------|-----------------------|-----------------|------------|--------------|----------------------|-------------|------------|-------------|------------------|
| P/N   | TYPE                  | FREQUENCY (HZ)* | IN (VRMS)* | OUT (VRMS)** | ANGLE<br>ACCURACY*** | LENGTH (IN) | WIDTH (IN) | HEIGHT (IN) | FIGURE<br>NUMBER |
| 52034 | S - R                 | 400             | 11.8       | 2            | 1                    | 0.81        | 0.61       | 0.3         | 6                |
| 52035 | S-R                   | 400             | 90         | 2            | 1                    | 0.81        | 0.61       | 0.3         | 6                |
| 52036 | R-R                   | 400             | 11.8       | 2            | 1                    | 0.81        | 0.61       | 0.3         | 7                |
| 52037 | R-R                   | 400             | 26         | 2            | 1                    | 0.81        | 0.61       | 0.3         | 7                |
| 52038 | R-R                   | 400             | 90         | 2            | 1                    | 0.81        | 0.61       | 0.3         | 7                |
| B-426 | Reference             | 400             | 115        | 3.4          | N/A                  | 0.81        | 0.61       | 0.32        | 8                |
| 52039 | Synchro               | 60              | 90         | 2            | 1                    | 1.1         | 1.14       | .42         | 9                |
| 24133 | Reference             | 60              | 115        | 3/6 ****     | N/A                  | 1.125       | 1.125      | .42         | 9                |

<sup>\* ±10%</sup> Frequency (Hz) and Line-to-Line input voltage (Vrms) tolerances

Dimensions are for each individual main and teaser

60 Hz Synchro transformers are active (requires ±15 Vdc power supplies)

400 Hz transformer temperature range: -55°C to +125°C

60 Hz transformer temperature ranges: -55°C to +125°C, 0 to +70°C

<sup>\*\*</sup> The use of a high quality thin-film resistor will provide better temperature stability than leaving open.

<sup>\*\*</sup> The use of a high quality thin-film resistor will provide better temperature stability than leaving open.

<sup>\*\* 2</sup> Vrms Output Magnitudes are -2 Vrms ±0.5% full scale

<sup>\*\*\*</sup> Angle Accuracy (Max Minutes)

<sup>\*\*\*\* 3</sup> Vrms to ground or 6 Vrms differential (±3% full scale)



FIGURE 6. TRANSFORMER LAYOUT AND SCHEMATIC (SYNCHRO INPUT - 52034/52035)



FIGURE 7. TRANSFORMER LAYOUT AND SCHEMATIC (RESOLVER INPUT - 52036/52037/52038)



FIGURE 8. TRANSFORMER LAYOUT AND SCHEMATIC (REFERENCE INPUT - B-426)



The mechanical outline is the same for the synchro input transformer (52039) and the reference input transformer (24133), except for the pins. Pins for the reference transformer are shown in parenthesis ( ) below. An asterisk \* indicates that the pin is omitted.

FIGURE 9. 60 HZ SYNCHRO AND REFERENCE TRANSFORMER DIAGRAMS (SYNCHRO INPUT - 52039 / REFERENCE INPUT - 24133)

# TYPICAL INPUTS

FIGURES 10 through 14 illustrate typical input configurations.



FIGURE 10. TYPICAL TRANSFORMER CONNECTIONS



#### Notes:

- 1) Resistors selected to limit Vref peak to between 1.5 V and 4 V.
- 2) External reference LO is grounded, then R3 and R4 are not needed, and -R is connected to GND.
- 3) 10k ohms, 1% series current limit resistors are recommended.

# FIGURE 11. TYPICAL CONNECTIONS, 2 V RESOLVER, DIRECT INPUT



$$\frac{R_2}{R_1 + R_2} = \frac{2}{X \text{ Volt}}$$

 $R_1 + R_2$  should not load the Resolver; it is recommended to use an  $R_2$  = 10 k $\Omega$ 

R<sub>1</sub> + R<sub>2</sub> Ratio errors will result in Angular errors, 2 cycle, 0.1% Ratio error = 0.029° Peak Error.

# FIGURE 12. TYPICAL CONNECTIONS, X- VOLT RESOLVER, DIRECT INPUT



S1 and S3, S2 and S4, and RH and RL should be ideally twisted shielded, with the shield tied to GND at the converter.

For DDC-49530:  $R_i = 70.8 \text{ K}\Omega$ , 11.8 V input, synchro or resolver.

For DDC-49590:  $R_{\mbox{\scriptsize i}}$  = 270 K $\Omega,$  90 Volt input, synchro or resolver.

Maximum additional error is 1 minute.

When using discrete resistors: Resolver L-L voltage =  $\frac{R_i}{R_f}$  x 2 Vrms, where  $R_f \ge 6 \text{ k}\Omega$ 

FIGURE 13. DIFFERENTIAL RESOLVER INPUT, USING DDC-49530 (11.8 V) OR DDC-49590 (90 V), OR (2 V) DIRECT USING DISCRETE RESISTORS



S1, S2, S3 should be triple twisted shielded; RH and RL should be twisted shielded;

In both cases the shield should be tied to GND at the converter.

11.8 Volt input = DDC-49530:  $R_i$  = 70.8 K $\Omega$ , 11.8 V input, synchro or resolver.

90 Volt input = DDC-49590: Ri = 270 K $\Omega$ , 90 Volt input, synchro or resolver.

Maximum additional error is 1 minute.

When using discrete resistors: Resolver L-L voltage =  $\frac{R_f}{R_f}$  x 2 Vrms, where  $R_f \ge 6 \text{ k}\Omega$ 

FIGURE 14. SYNCHRO INPUT, USING DDC-49530 (11.8 V) OR DDC-49590 (90 V)

#### **DC INPUTS**

As noted in TABLE 1, the RD-19230 will accept DC inputs. It is necessary to set the REF input to DC by tying RH to +5 V and RL to GND or -5 V.

## **VELOCITY TRIMMING**

RD-19230 specifications for velocity scaling, reversal error, and offset are listed in TABLE 1. Velocity scaling and offset are externally trimmable for applications requiring tighter specifications than those available from the standard unit. FIGURE 15 shows the setup for trimming these parameters with external pots. It should also be noted that when the resolution is changed, VEL Scaling is also changed.

## **OPTIONAL BANDWIDTH COMPONENTS**

The RD-19230 provides the option of using a second set of bandwidth components. The second set of components can be used for switch-on-the-fly or dual-bandwidth applications. The SHIFT and  $\overline{\text{UP}}/\text{DN}$  inputs are used when switching bandwidth components, and their operation is described below. Refer to the block diagram, FIGURE 1.

#### SHIFT

The SHIFT pin is an input that chooses between the VEL1 and VEL2 bandwidth components. This pin has an internal pull-up to +5V. When the SHIFT pin is left open, or a logic 1 is applied, the VEL1 components are selected. When a Logic 0 is applied, the VEL2 components are selected. The deselected set of bandwidth components are driven by an amplifier, with programmable gain, that follows the velocity amplifier. This amplifier can be used to pre-charge the deselected set of components to the voltage level that is expected after a change in resolution. (See description on BENEFIT OF SWITCHING RESOLUTION ON THE FLY.)



FIGURE 15. VELOCITY TRIMMING

# UP/DN

The UP/DN input selects the gain of the amplifier driving the deselected set of bandwidth components. UP/DN has three input states. See TABLE 6 to relate input to gain.

| TABLE 6. PRECHARGE AMPLIFIER<br>GAIN PROGRAMMING |                            |                     |  |  |  |  |
|--------------------------------------------------|----------------------------|---------------------|--|--|--|--|
| UP/DN                                            | UP/DN GAIN FUNCTION        |                     |  |  |  |  |
| Logic 1                                          | 4                          | Resolution Increase |  |  |  |  |
| Logic 0                                          | c 0 1/4 Resolution Decreas |                     |  |  |  |  |
| -5 V                                             | -5 V 1 Dual Bandwidth      |                     |  |  |  |  |

# BENEFIT OF SWITCHING RESOLUTION ON THE FLY

Switching resolution on the fly can be used in applications that require high resolution for accurate position control, and tracking rates or settling times that are faster than the high resolution mode will allow.

The RD-19230 can track four times faster for each step down in resolution (i.e., a step from 16 bits to 14 bits). The velocity output will be scaled down by a factor of four with each step down in resolution. For example, if the velocity output is scaled such that 4 Volts = 10 RPS in 16 bit resolution, then the same converter will output 1 Volt for 10 RPS in 14 bit resolution. To avoid glitches in the velocity output, the second set of bandwidth components can be pre-charged to the expected voltage, and switched in using the SHIFT input at the same time the resolution is changed. This will allow for a smooth velocity transition, resulting in reduced errors and minimal settling time after the change.

FIGURE 17 shows the way the converter behaves during a change in resolution while tracking at a constant velocity. The first illustration shows the benefits of switching in pre-charged components while changing resolution. The second illustration shows the result without the benefits of switching on the fly.

The signals that have been recorded are:

- 1) VEL: velocity output pin on the RD-19230
- 2) ERROR: this is the analog representation of the error between the input and the output of the RD-19230
- 3) D0: an input resolution control line to the RD-19230
- 4) BIT: built-in-test output pin of the RD-19230

When this system uses the switch resolution on the fly implementation, the velocity signal immediately assumes the precharged level of the second set of components, resulting in small

errors and reduced settling times. Notice that the BIT output, in FIGURE 17, does not indicate a fault condition.

When this system type does not use the switch resolution on the fly implementation, large errors and increased settling times result. The errors exceed 100 LSBs causing the BIT to flag for a fault condition.

#### SWITCH ON THE FLY IMPLEMENTATION

The following steps detail switching resolution on the fly.

- The SHIFT pin should be controlled synchronously with the change in resolution. When shift is logic high, the VEL1 components will be selected. When shift is logic 0, the VEL2 components will be selected.
- 2) The second set of BW components ( $C_{BW2}$ ,  $R_{B2}$ ,  $C_{BW2/10}$ ) should typically be of the same value as the first set ( $C_{BW1}$ ,  $R_{B1}$ ,  $C_{BW1/10}$ ,) and should be installed on VEL<sub>2</sub> and VEL SJ<sub>2</sub>.

Note: Each set of bandwidth components must be chosen to insure that the tracking rate to BW ratio (listed in TABLE 2) is not exceeded for the resolution in which it will be used.

3) UP/DN will program the direction of the gain. If the resolution is increasing (UP/DN logic 0), the gain of the pre-charge amplifier should be set to four. If the resolution is decreasing (UP/DN logic 1), the gain should be set to 1/4. The gain of the pre-charge amplifier should be programmed prior to switching the resolution of the converter, allowing enough time for the components to settle to the pre-charged level. This time will depend on the time constant of the bandwidth components being charged. If switching is limited to two adjacent resolutions (i.e., 14 and 16) then the pre-charge amplifier can be set up to continuously maintain the appropriate velocity voltage on the deselected components, resulting in the fastest possi-



FIGURE 16. INPUT WIRING - SWITCHING ON THE FLY BETWEEN 14 AND 16 BIT RESOLUTION

ble switching times. See FIGURE 16 for an example of the input wiring connections necessary for switching on the fly between 14 and 16 bit resolution.

#### **DUAL BANDWIDTHS**

With the second set of BW component pins, the user can set two bandwidths for the RD-19230 and choose between them. To use two bandwidths, proceed as follows:

- 1) Tie UP/DN to pin -5V.
- Choose the two bandwidths following the guidelines in the General Setup Considerations; the R<sub>V</sub> resistor must be the same value for both bandwidths.
- Use the SHIFT pin to choose between bandwidths. A logic 1 selects the VEL1 components and a logic 0 selects the VEL2 components.

#### With Switch Resolution on the Fly Implemented



Without Switch Resolution on the Fly Implemented



FIGURE 17. BENEFIT OF SWITCHING RESOLUTION ON THE FLY

# INHIBIT, ENABLE, AND CB TIMING

The Inhibit ( $\overline{\text{(INH)}}$ ) signal is used to freeze the digital output angle in the transparent output data latch while data is being transferred. Application of an Inhibit signal does not interfere with the continuous tracking of the converter. As shown in FIGURE 18, angular output data is valid 150 ns maximum after the application of the negative inhibit pulse.

Output angle data is enabled onto the tri-state data bus in two bytes. Enable MSBs  $(\overline{EM})$  is used for the most significant 8 bits and Enable LSBs  $(\overline{EL})$  is used for the least significant 8 bits. As shown in FIGURE 19, output data is valid 150 ns maximum after the application of a negative enable pulse. The tri-state data bus returns to the high impedance state 100 ns maximum after the rising edge of the enable signal.

The Converter Busy (CB) signal indicates that the tracking converter output angle is changing 1 LSB. As shown in FIGURE 20, output data is valid 50 nS maximum after the middle of the CB pulse. CB pulse width is  $1/40~F_{\rm S}$ , which is nominally 375 ns.



# INTERNAL ENCODER EMULATION

The RD-19230 can be programmed to encoder emulation mode by toggling the  $\overline{A}$ \_QUAD\_B input to a logic 0. The U/B output pin becomes B (LSB XOR LSB + 1). The A (LSB + 1) and B output signals can be used in control systems that are designed to interface with incremental optical encoders. To enable the Zero Index pulse,  $\overline{ZIP}$ \_EN should be tied to a logic 0.

An example circuit to create a low going edge of A\_QUAD\_B is depicted in Figure 23B. A time constant greater than 50ns should be considered.

The resolution of the incremental outputs is latched from the D0 and D1 inputs on the low going edge of A\_QUAD\_B. The resolution of the parallel data outputs may be changed any time after the encoder resolution is latched (see FIGURE 23).

When in  $\overline{A\_QUAD\_B}$  mode, the resolution of the parallel data can be changed to a resolution equal to or greater than the  $\overline{A\_QUAD\_B}$  resolution setting only. For example if the  $\overline{A\_QUAD\_B}$  mode is active and the resolution is set to 12-bits, the resolution of the parallel programmed data can be changed using D0 & D1 to 14 or 16-bits only. If 10-bit mode is required for the parallel data, the  $\overline{A\_QUAD\_B}$  resolution must also be programmed to 10-bits.

Note: The encoder resolution must be less than or equal to the resolution of the parallel data outputs. Refer to FIGURE 21.

The timing of the A, B and ZIP (or North Reference Pole [NRP]) output is dependent on the rate of change of the synchro/resolver position (rps or degrees per second) and the encoder resolution latched into the RD-19230 (refer to FIGURE 22). The calculations for the timing are:

n = resolution of parallel data

 $t = 1 / (2^{n*} Velocity(RPS))$ 

T = 1 / (Velocity(RPS))

Note: The Z1 pulse is high when all the bits of the counter are zero. If the resolution of the counter, (parallel data) is programmed differently than that of the  $\overline{A_QUAD_B}$  then the resolution of the counter will determine the resolution of the ZIP.

# CLARIFICATION OF A\_QUAD\_B, U/B AND ZIP EN FUNCTIONS

The RD-19230 is a tracking converter which is designed with a Type II closed servo loop. The Type II closed servo loop has an internal incremental integrator. This integrator acts as an updown position counter. An AC error (e) within the RD-19230 represents the difference between  $\theta$  (current angle to be digitized) and  $\varphi$  (the angle stored in digital form in the up-down counter). Because the RD-19230 constitutes in itself a Type II closed loop servomechanism, it continuously attempts to null the error to zero. This is accomplished by counting up or down 1 LSB until  $\varphi$  is equal to  $\theta$  thus having an error of zero.

When A\_QUAD\_B is logic 0, encoder emulation mode is selected (i.e. The U/B output [Pin 29] is programmed to B). The encoder emulator resolution is set on the falling edge of  $\overline{A_QUAD_B}$  (see TABLE 7).

| TABLE 7. A_QUAD_B (PIN 30) FUNCTION |              |  |  |  |  |
|-------------------------------------|--------------|--|--|--|--|
| A_QUAD_B (PIN 30)                   | U/B (PIN 29) |  |  |  |  |
| 0                                   | В            |  |  |  |  |
| 1                                   | U            |  |  |  |  |

| TABLE 8. ZIP_EN (PIN 55) FUNCTION |    |  |  |  |  |
|-----------------------------------|----|--|--|--|--|
| ZIP_EN (PIN 55) CB/ZI (PIN 31)    |    |  |  |  |  |
| 0                                 | ZI |  |  |  |  |
| 1 CB                              |    |  |  |  |  |

When  $\overline{A\_QUAD\_B}$  is logic 1, encoder emulation mode is not selected (i.e. The U/B output is set to U, which indicates the direction of the internal position counter).

Note: U indicates the direction of the counter. It stands for "UP". If the RD-19230 is at a static angle awaiting a new angle θ, U indicates the direction the counter was going to get to the current angle φ. As the error is approaching zero, the internal analog circuitry voltage may over shoot before settling - which would then indicate an incorrect direction. Because of this over shoot, the U output should not be relied on after settling to a static state. Only during active resolver movement will the U output state be reliable. U is a logic 1 when going in the positive direction (increasing angle). It is a logic 0 when going in the negative direction (decreasing angle). This is the same as it is in the RDC-19220.

ZIP\_EN chooses between the CB and Zero Index pulse outputs and is independent of encoder emulation mode. A logic 1 enables the CB pulse, a logic 0 enables the Zero Index pulse (see TABLE 8).



FIGURE 21. INCREMENTAL ENCODER EMULATION RESOLUTION CONTROL



FIGURE 22. INCREMENTAL ENCODER EMULATION



FIGURE 23A. TIMING FOR INCREMENTAL ENCODER EMULATION RESOLUTION CONTROL



(ie.  $50ms = 50Kohms \times 1\mu f$ )

# FIGURE 23B. EXAMPLE CIRCUIT FOR A QUAD B RESET

Note: When the RD-19230FX is set for 16-bit mode, the LSB is bit 16. When the RD-19230FX is set for 14-bit mode, the LSB is bit 14 and bits 15 and 16 are set to logic "0". (See TABLE 1, NOTE 1).

# SYNTHESIZED REFERENCE

The synthesized reference section of the RD-19230 eliminates errors due to phase shift between the reference and signal inputs. Quadrature voltages in a resolver or synchro are by definition the resulting 90° fundamental signal in the nulled out error voltage (e) in the converter. Due to the inductive nature of synchros and resolvers, their output signals lead the reference input signal (RH and RL). When an uncompensated reference signal is used to demodulate the control transformer's output, quadrature voltages are not completely eliminated. As shown in

the block diagram, FIGURE 1, the converter synthesizes its own internal reference signal based on the SIN and COS signal inputs. Therefore, the phase of the synthesized (internal) reference is determined by the signal input, resulting in reduced quadrature errors.

**BUILT-IN-TEST (BIT)** 

The BIT output is active low, and is triggered if any of the following conditions exist:

- 1) Loss of Signal (LOS) Sin and Cos inputs both less than 500mV.
- 2) Loss of Reference (LOR) Reference Input less than 500 mV.
- 3) Excessive Error This error is detected by monitoring the demodulator output, which is proportional to the difference between the analog input and digital output. When it exceeds approximately 100 LSBs (in the selected resolution), BIT will be asserted. This condition can occur any time the analog input changes at a rate in excess of the maximum tracking rate. During power up, the converter may see a large difference between the sin/cos inputs and the digital output angle held in its counter. BIT will be asserted until the converter settles within ~ 100 LSB's of the final result.
- 4) 180° phase error input signal to reference input (false null) causes a BIT plus kickstarts the converter counter to correct the error.

The LOS has a filter on it to filter out the reference. Since the lowest specified reference frequency is 47 Hz (~27 mS), the filter must have a time constant long enough to filter this out. Time constants of 50 mS or more are possible.

A 500  $\mu s$  dynamic delay occurs before the error  $\overline{BIT}$  becomes active. This dynamic delay is responsive to the active filter loop.

# **LVDT MODE**

As shown in TABLE 1, the RD-19230 unit can be made to operate as an LVDT-to-digital converter. In this mode the RD-19230 functions as a ratiometric tracking linear converter. When linear AC inputs are applied from a LVDT the converter operates over one quarter of its range. This results in two less bits of resolution for LVDT mode than are provided in resolver mode.

LDVT output signals need to be scaled to be compatible with the converter input. FIGURE 25 is a schematic of an input scaling circuit applicable to 3-wire LVDTs. The value of the scaling constant "a" is selected to provide an input of 2 Vrms at full stroke of

the LVDT. The value of scaling constant "b" is selected to provide an input of 1 Vrms at null of the LVDT. Suggested components for implementing the input scaling circuit are a quad op-amp, such as a OP11 type, and precision thin-film resistors of 0.1% tolerance. FIGURE 24 illustrates a 2-wire LVDT configuration.

Data output of the RD-19230 is Binary Coded in LVDT mode. The most negative stroke of the LVDT is represented by ALL ZEROS and the most positive stroke of the LVDT is represented by ALL ONES. The most significant 2 bits (2 MSBs) may be used as overrange indicators. Positive overrange is indicated by code "01" and negative overrange is indicated by code "11" (see TABLE 9).

| TABLE 9. 12-BIT LVDT OUTPUT CODE<br>FOR FIGURE 25 |    |      |      |      |  |  |  |
|---------------------------------------------------|----|------|------|------|--|--|--|
| LVDT OUTPUT                                       |    | MSB  |      | LSB  |  |  |  |
| + over full travel                                | 01 | XXXX | XXXX | XXXX |  |  |  |
| + full travel -1 LSB                              | 00 | 1111 | 1111 | 1111 |  |  |  |
| +0.5 travel                                       | 00 | 1100 | 0000 | 0000 |  |  |  |
| +1 LSB                                            | 00 | 1000 | 0000 | 0001 |  |  |  |
| null                                              | 00 | 1000 | 0000 | 0000 |  |  |  |
| - 1 LSB                                           | 00 | 0111 | 1111 | 1111 |  |  |  |
| -0.5 travel                                       | 00 | 0100 | 0000 | 0000 |  |  |  |
| - full travel                                     | 00 | 0000 | 0000 | 0000 |  |  |  |
| - over full travel                                | 11 | XXXX | XXXX | xxxx |  |  |  |



 $C_1 = C_2$ , set for phase lag = phase lead through the LVDT.

#### FIGURE 24. 2-WIRE LVDT DIRECT INPUT



# Notes:

- 1.  $R' \ge 10 \text{ k}\Omega$
- 2. Consideration for the value of R is LVDT loading.



$$b = \frac{1}{V_{Anull}} = \frac{1}{V_{Bnull}}$$

$$a = \frac{2}{(V_A - V_B)_{max}}$$

$$SIN = 1 + \frac{a}{2} (V_A - V_B)$$

$$COS = 1 - \frac{a}{2} (V_A - V_B)$$



|    | TABLE 10. RD-19230 PINOUTS |    |                  |    |           |    |                  |  |
|----|----------------------------|----|------------------|----|-----------|----|------------------|--|
| #  | NAME                       | #  | NAME             | #  | NAME      | #  | NAME             |  |
| 1  | VEL                        | 17 | VSS (-5V)        | 33 | VDD (+5V) | 49 | Bit 8            |  |
| 2  | -VCO                       | 18 | TP3 (test point) | 34 | N/C       | 50 | Bit 16           |  |
| 3  | SJ1                        | 19 | R CLK            | 35 | Bit 9     | 51 | A (LSB + 1)      |  |
| 4  | SJ2                        | 20 | R SET            | 36 | Bit 2     | 52 | TP4 (test point) |  |
| 5  | SHIFT                      | 21 | ENM              | 37 | Bit 10    | 53 | N/C              |  |
| 6  | VEL2                       | 22 | AGND             | 38 | Bit 3     | 54 | TP5 (test point) |  |
| 7  | TP1 (test point)           | 23 | VSSP             | 39 | Bit 11    | 55 | ZIP_EN           |  |
| 8  | VEL1                       | 24 | NCAP             | 40 | Bit 4     | 56 | TP6 (test point) |  |
| 9  | TP2 (test point)           | 25 | GND              | 41 | N/C       | 57 | ENL              |  |
| 10 | +C                         | 26 | PCAP             | 42 | Bit 12    | 58 | VDD (+5V)        |  |
| 11 | cos                        | 27 | VDDP             | 43 | Bit 5     | 59 | UP/DN            |  |
| 12 | -C                         | 28 | BIT              | 44 | Bit 13    | 60 | D0               |  |
| 13 | +S                         | 29 | U/B              | 45 | Bit 6     | 61 | D1               |  |
| 14 | SIN                        | 30 | A_QUAD_B         | 46 | Bit 14    | 62 | ĪNH              |  |
| 15 | -S                         | 31 | CB (ZI)          | 47 | Bit 7     | 63 | RH               |  |
| 16 | VSS (-5V)                  | 32 | Bit 1            | 48 | Bit 15    | 64 | RL               |  |

1. See FIGURE 5 for +5 V only operation.



FIGURE 26. RD-19230 MECHANICAL OUTLINE

# TABLE 11. FRONT-END THIN-FILM RESISTOR NETWORKS(SEE FIGURE 28)

| NETWORKS(SEE FIGURE 28)                              |              |            |        |              |            |          |
|------------------------------------------------------|--------------|------------|--------|--------------|------------|----------|
| DDC-49530, DDC-57470 RESISTOR VALUES (11.8 V INPUTS) |              |            |        |              |            |          |
| SYMBOL                                               | ABS<br>VALUE | TOL<br>(%) | REL TO | REL<br>VALUE | TOL<br>(%) | TCR(PPM) |
| R1                                                   | 70.8 k       | 0.1        |        |              |            | 25       |
| R2                                                   |              |            | R1     | 12 k         | 0.02       | 2        |
| R3                                                   |              |            | R4     | 12 k         | 0.02       | 2        |
| R4                                                   |              |            | R1     | 70.8 k       | 0.02       | 2        |
| R5                                                   |              |            | R1     | 70.8 k       | 0.02       | 2        |
| R6                                                   |              |            | R1     | 35.4 k       | 0.02       | 2        |
| R7                                                   |              |            | R6     | 6.9282 k     | 0.02       | 2        |
| R8                                                   |              |            | R6     | 5.0718 k     | 0.02       | 2        |
| R9                                                   |              |            | R11    | 5.0718       | 0.02       | 2        |
| R10                                                  |              |            | R11    | 6.9282 k     | 0.02       | 2        |
| R11                                                  |              |            | R1     | 70.8 k       | 0.02       | 2        |
| DDC-49590 RESISTOR VALUES (90 V INPUTS)              |              |            |        |              |            |          |
| R1                                                   | 270 k        | 0.1        |        |              |            | 25       |
| R2                                                   |              |            | R1     | 6 k          | 0.02       | 2        |
| R3                                                   |              |            | R4     | 6 k          | 0.02       | 2        |
| R4                                                   |              |            | R1     | 270 k        | 0.02       | 2        |
| R5                                                   |              |            | R1     | 270 k        | 0.02       | 2        |
| R6                                                   |              |            | R1     | 135 k        | 0.02       | 2        |
| R7                                                   |              |            | R6     | 3.4641 k     | 0.02       | 2        |
| R8                                                   |              |            | R6     | 2.5359 k     | 0.02       | 2        |
| R9                                                   |              |            | R11    | 2.5359 k     | 0.02       | 2        |
| R10                                                  |              |            | R11    | 3.4641 k     | 0.02       | 2        |
| R11                                                  |              |            | R1     | 270 k        | 0.02       | 2        |



FIGURE 27. (DDC-55688) LAYOUT AND RESISTOR VALUES (R1 AND R2 = 10 K $\Omega$  1.0% TOL, ABSOLUTE TC =  $\pm$ 100 PPM MAX)



FIGURE 28. (DDC-49530, DDC-49590, DDC-57470) LAYOUT AND RESISTOR VALUES (SEE TABLE 11)



FIGURE 29. 16-PIN THIN-FILM RESISTOR NETWORK DIP MECHANICAL OUTLINE (DDC-49530, DDC-49590, DDC-55688)



DIMENSIONS SHOWN ARE IN INCHES (MM).

FIGURE 30. 16-PIN THIN-FILM RESISTOR NETWORK FLAT-PACK MECHANICAL OUTLINE (DDC-57470)



FIGURE 31. 16-PIN THIN-FILM RESISTOR NETWORK DIP MECHANICAL OUTLINE (ALTERNATIVE CERAMIC PACKAGE FOR DDC-49590)

# **ORDERING INFORMATION**



#### Notes:

- 1) DDC reserves the right to supply ceramic packages in place of plastic packages.
- 2) Consult factory for External Component Selection Software.
- 3) DDC does not recommend Tape and Reel due to potential lead damage.

#### THIN-FILM RESISTOR NETWORKS:

DDC-49530 = 11.8 V input, DIP package DDC-57470 = 11.8 V input, Flat-pack package DDC-49590 = 90 V input, DIP package DDC-55688 = 2 V direct, DIP package

## **COMPONENT SELECTION SOFTWARE:**

Component selection software can be downloaded from our website ( www.ddc-web.com ) Evaluation Card Available P/N RD19230EX-300 (See the DDC website for this card's user guide)

The information in this data sheet is believed to be accurate; however, no responsibility is assumed by Data Device Corporation for its use, and no license or rights are granted by implication or otherwise in connection therewith.

Specifications are subject to change without notice.



105 Wilbur Place, Bohemia, New York, U.S.A. 11716-2482

For Technical Support - 1-800-DDC-5757 ext. 7382

Headquarters, N.Y., U.S.A. - Tel: (631) 567-5600, Fax: (631) 567-7358 Southeast, U.S.A. - Tel: (703) 450-7900, Fax: (703) 450-6610 West Coast, U.S.A. - Tel: (714) 895-9777, Fax: (714) 895-4988 United Kingdom - Tel: +44-(0)1635-811140, Fax: +44-(0)1635-32264 Ireland - Tel: +353-21-341065, Fax: +353-21-341568 France - Tel: +33-(0)1-41-16-3424, Fax: +33-(0)1-41-16-3425 Germany - Tel: +49-(0)8141-349-087, Fax: +49-(0)8141-349-089 Japan - Tel: +81-(0)3-3814-7688, Fax: +81-(0)3-3814-7689 World Wide Web - http://www.ddc-web.com

